中国电子技术网

设为首页 网站地图 加入收藏

 

ADSP-21467: High Performance Fourth Generation DSP

描述:The fourth generation of SHARC® processors, which includes the ADSP-21462W, ADSP-21465W, ADSP-21467, ADSP-21469 and ADSP-21469W offers increased performance, hardware-based filter accelerators, audio and application-focused peripherals, and new memory configurations capable of supporting the latest surround-sound decoder algorithms. All devices are pin-compatible with each other and completely code-compatible with all prior SHARC processors. These newest members of the SHARC Processor family are based on a single-instruction, multiple-data (SIMD) core, which supports both 32-bit fixed-point and 32-/40-bit floating-point arithmetic formats making them particularly suitable for high-performance audio applications. The ADSP-21467 offers the highest performance – 450 MHz/2700 MFLOPs -- within the fourth generation SHARC processor family. This level of performance makes the ADSP-21467 particularly well suited to address the increasing requirements of the professional and automotive audio market segments. In addition to its higher core performance, the ADSP-21467 includes additional processing blocks such as FIR, IIR, and FFT accelerators to increase the total performance of the system. There is a new feature called Variable Instruction Set Architecture (VISA) that allows the code size to be decreased by 20% to 30% and effectively increase the memory size availability. The fourth generation DSP allows the ability to connect to faster external memory by providing a glueless interface to 16-bit wide DDR2 SDRAMs. Fourth-generation SHARC processors also integrate application-specific peripherals designed to simplify hardware design, minimize design risks, and ultimately reduce time to market. Grouped together, and broadly named the Digital Applications Interface (DAI), these functional blocks may be connected to each other or to external pins via the software-programmable Signal Routing Unit (SRU). The SRU is an innovative architectural feature that enables complete and flexible routing amongst DAI blocks. Peripherals connected through the SRU include but are not limited to serial ports, SPI ports, S/PDIF Tx/Rx, and an 8-Channel asynchronous sample rate converter block. The fourth generation SHARC allows data from the serial ports to be directly transferred to external memory by the DMA controller. Other peripherals such as UART and Two-Wire Interface are routed through a Digital Peripheral Interface (DPI).
下载地址: http://www.analog.com/en/processors-dsp/sharc/adsp-21467/products/product.html
  • 高集成伺服驱动系统与工业机器人方案意法半导体可以提供工厂自动化全套解决方案包括可编程逻辑控制器,伺服系统和机器人方案。我们的方案具有高级程度和灵活性,我们提供基于STSPIN32G4的控制与驱动一体化方案,还可以支持增加外部驱动实现一控双驱方案... ST  2024年04月18日     立即注册 预先提问