MPR121 Rev 3, 12/2011 # **Proximity Capacitive Touch Sensor Controller** The MPR121 is the second generation sensor controller following the initial release of the MPR03x series of devices. The MPR121 features an increased internal intelligence plus Freescale's second generation capacitance detection engine. Some major enhancements include an increased electrode count, a hardware configurable I<sup>2</sup>C address, an expanded filtering system with debounce, and completely independent electrodes with built-in autoconfiguration. The device also features a 13<sup>th</sup> simulated electrode which represents the simultaneous charging of all the electrodes connected together. When used with a touch panel or touch screen array, the 13<sup>th</sup> simulated electrode allows a greater near proximity detection distance and an increased sensing area. #### **Features** - 1.71V to 3.6V operation - 29 µA typical run current at 16 ms sampling interval - 3 µA in scan stop mode current - 12 electrodes/capacitance sensing inputs in which 8 are multifunctional for LED driving and GPIO - Integrated independent autocalibration for each electrode input - Autoconfiguration of charge current and charge time for each electrode input - Separate touch and release trip thresholds for each electrode, providing hysteresis and electrode independence - I<sup>2</sup>C interface, with IRQ Interrupt output to advise electrode status changes - 3 mm x 3 mm x 0.65 mm 20 lead QFN package - -40°C to +85°C operating temperature range #### **Implementations** - General Purpose Capacitance Detection - Switch Replacements - Touch Pads, Touch Wheel, Touch Slide Bar, Touch Screen Panel - Capacitance Near Proximity Detection #### **Typical Applications** - PC Peripherals - MP3 Players - Remote Controls - Mobile Phones MPR121QR2 | • | Lighting Controls | , | | | | | | | | | | | |---|----------------------|-------------------|-------------|------------|--------------------------|----------|--|--|--|--|--|--| | ĺ | ORDERING INFORMATION | | | | | | | | | | | | | Ī | Device Name | Temperature Range | Case Number | Touch Pads | I <sup>2</sup> C Address | Shipping | | | | | | | 12-pads 2059 (20-Pin QFN) ## **MPR121** #### **Bottom View** 20-PIN QFN **CASE 2059-01** Tape & Reel 0x5A - 0x5D -40°C to +85°C # 1 Pin Descriptions ### **Table 1. Pin Descriptions** | Pin No. | Pin Name | Description | |---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | ĪRQ | Open Collector Interrupt Output Pin, active low | | 2 | SCL | I <sup>2</sup> C Clock | | 3 | SDA | I <sup>2</sup> C Data | | 4 | ADDR | I <sup>2</sup> C Address Select Input Pin. Connect the ADDR pin to the VSS, VDD, SDA or SCL line, the resulting I <sup>2</sup> C addresses are 0x5A, 0x5B, 0x5C and 0x5D respectively | | 5 | VREG | Internal Regulator Node – Connect a 0.1 μF bypass cap to VSS | | 6 | VSS | Ground | | 7 | REXT | External Resistor – Connect a 75 kΩ 1% resistor to VSS to set internal reference current | | 8 | ELE0 | Electrode 0 | | 9 | ELE1 | Electrode 1 | | 10 | ELE2 | Electrode 2 | | 11 | ELE3 | Electrode 3 | | 12 | ELE4 | Electrode 4 | | 13 | ELE5 | Electrode 5 | | 14 | ELE6 | Electrode 6 | | 15 | ELE7 | Electrode 7 | | 16 | ELE8 | Electrode 8 | | 17 | ELE9 | Electrode 9 | | 18 | ELE10 | Electrode 10 | | 19 | ELE11 | Electrode 11 | | 20 | VDD | Connect a 0.1 μF bypass cap to VSS | # 2 Schematic Drawings and Implementation Figure 1. Power Configuration 1: MPR121 runs from a 1.71V to 2.75V supply. Figure 2. Power Configuration 2: MPR121 runs from a 2.0V to 3.6V supply. ### 3 Device Operation Overview ### **Power Supply** The VDD pin is the main power supply input to the MPR121 and is always decoupled with a $0.1~\mu F$ ceramic capacitor to the VSS. Excessive noise on the VDD should be avoided. The VDD pin has an operational voltage range specification between 1.71V to 3.6V. The internal voltage regulator, which generates current to internal circuitry, operates with an input range from 2.0V to 3.6V. To work with a power supply below 2.0V and to avoid the unnecessary voltage drop, the internal voltage regulator can be bypassed, refer to Figure 1 and Figure 2. When a power supply is in the range of 1.71V to 2.75V, the VDD and VREG pins can be connected together (Figure 1) so that internal voltage regulator is bypassed. In this configuration, the supply voltage cannot be higher than 2.75V as this is the maximum voltage limit for VREG pin. When a power supply is higher than 2.75V, it must be connected to the VDD, i.e. configuration as in Figure 2. In this configuration, a separate 0.1 $\mu$ F decoupling ceramic capacitor on VREG to VSS is applied as a bypass cap for internal circuitry. This configuration can work with a VDD supply voltage down to 2.0V. For a typical two dry cell 1.5V batteries application, this configuration covers the entire expected working voltage range from 2.0V to 3.0V. ### **Capacitance Sensing** The MPR121 uses a constant DC current capacitance sensing scheme. It can measure capacitances ranging from 10 pF to over 2000 pF with a resolution up to 0.01 pF. The device does this by varying the amount of charge current and charge time applied to the sensing inputs. The 12 electrodes are controlled independently; this allows for a great deal of flexibility in electrode pattern design. An automatic configuration system is integrated as part of the device, this greatly simplifies the individual register setup. Please refer to the Freescale application note, AN3889, for more details. The voltage measured on the input sensing node is inversely proportional to the capacitance. At the end of each charge circle, this voltage is sampled by an internal 10-bit ADC. The sampled data is then processed through several stages of digital filtering. The digital filtering process allows for good noise immunity in different environments. For more information on the filtering system, refer to application note AN3890. ### **Touch Sensing** Once the electrode capacitance data is acquired, the electrode touch/release status is determined comparing it to the capacitance baseline value. The capacitance baseline is tracked by MPR121 automatically based on the background capacitance variation. The baseline value is compared with the current immediate electrode data to determine if a touch or release has occurred. A designer has the ability to set the touch/release thresholds, as well as a touch/release debounce time. This is to eliminate jitter and false touches due to noise. Additional information on baseline capacitance system is covered in application notes AN3891 and AN3892. ### **Proximity Sensing** One new feature of the MPR121 is the near proximity sensing system. This means that all of the system's electrodes can be summed together to create a single large electrode. The major advantage of the large electrode is that is can cover a much larger sensing area. The near proximity sensing system can be used while at the same time having separate electrodes by using touch button sensing. Proximity detection is read as an independent channel and has configuration registers similar to the other 12 channels. When proximity detection is enabled, this "13<sup>th</sup>" measurement channel will be included at the beginning of a normal detection cycle. This system is described in application note AN3893. ### **LED Driver** Among the 12 electrode inputs, 8 inputs are designed as multifunctional pins. When these pins are not configured as electrodes, they may be used to drive LEDs or used for general purpose input or output. For more details on this feature, please refer to application note AN3894. #### **Serial Communication** The MPR121 is an Inter-Integrated Circuit ( $I^2C$ ) compliant device with an interrupt $\overline{IRQ}$ pin. This pin is triggered any time a touch or release is detected. The device has a configurable $I^2C$ address by connecting the ADDR pin to the VSS, VDD, SDA or SCL lines This results in $I^2C$ addresses of 0x5A, 0x5B, 0x5C and 0x5D. The specific details of this system are described in AN3895. For reference, the register map of the MPR121 is included in **Table 2**. Table 2. Register Map | REGISTER | | | | Fie | elds | | | | Register<br>Address | Initial<br>Value | Auto-<br>Increment<br>Address | |-------------------------------------|--------|--------|--------|----------|---------|---------|----------|--------|---------------------|------------------|-------------------------------| | ELE0 - ELE7 Touch Status | ELE7 | ELE6 | ELE5 | ELE4 | ELE3 | ELE2 | ELE1 | ELE0 | 0x00 | 0x00 | | | ELE8 - ELE11, ELEPROX Touch Status | OVCF | | | ELEPROX | ELE11 | ELE10 | ELE9 | ELE8 | 0x01 | 0x00 | | | ELE0-7 OOR Status | E7_OOR | E6_OOR | E5_OOR | E4_OOR | E3_OOR | E2_OOR | E1_OOR | E0_OOR | 0x02 | 0x00 | - | | ELE8-11, ELEPROX OOR Status | ACFF | ARFF | | PROX_OOR | E11_OOR | E10_OOR | E9_OOR | E8_OOR | 0x03 | 0x00 | - | | ELE0 Electrode Filtered Data LSB | | I | | EFC | 00LB | | I | I | 0x04 | 0x00 | | | ELE0 Electrode Filtered Data MSB | | | | | | | EFC | 0НВ | 0x05 | 0x00 | - | | ELE1 Electrode Filtered Data LSB | | | | EFC | )1LB | | | | 0x06 | 0x00 | - | | ELE1 Electrode Filtered Data MSB | | | | | | | EFC | 1HB | 0x07 | 0x00 | | | ELE2 Electrode Filtered Data LSB | | | | EFC | D2LB | | | | 0x08 | 0x00 | | | ELE2 Electrode Filtered Data MSB | | | | | | | EFC | 2HB | 0x09 | 0x00 | | | ELE3 Electrode Filtered Data LSB | | EFD3LB | | | | | | | | 0x00 | | | ELE3 Electrode Filtered Data MSB | | ЕFD3HB | | | | | | | 0x0B | 0x00 | | | ELE4 Electrode Filtered Data LSB | | EFD4LB | | | | | | 0x0C | 0x00 | | | | ELE4 Electrode Filtered Data MSB | | | | | | | EFC | 4HB | 0x0D | 0x00 | | | ELE5 Electrode Filtered Data LSB | | | | EFC | D5LB | | | | 0x0E | 0x00 | 1 | | ELE5 Electrode Filtered Data MSB | | | | | | | EFC | 5HB | 0x0F | 0x00 | 1 | | ELE6 Electrode Filtered Data LSB | | | | EFC | 06LB | | | | 0x10 | 0x00 | | | ELE6 Electrode Filtered Data MSB | | | | | | | EFC | 6HB | 0x11 | 0x00 | | | ELE7 Electrode Filtered Data LSB | | | | EFC | 7LB | | 1 | | 0x12 | 0x00 | 1 | | ELE7 Electrode Filtered Data MSB | | | | | | | EFC | 7HB | 0x13 | 0x00 | - | | ELE8 Electrode Filtered Data LSB | | | | EFC | D8LB | | <u> </u> | | 0x14 | 0x00 | - | | ELE8 Electrode Filtered Data MSB | | | | | | | EFC | 8HB | 0x15 | 0x00 | | | ELE9 Electrode Filtered Data LSB | | | | EFC | D9LB | | | | 0x16 | 0x00 | | | ELE9 Electrode Filtered Data MSB | | | | | | | EFC | 9HB | 0x17 | 0x00 | | | ELE10 Electrode Filtered Data LSB | | | | EFD | 10LB | | | | 0x18 | 0x00 | Register | | ELE10 Electrode Filtered Data MSB | | | | | | | EFD | 10HB | 0x19 | 0x00 | Address + 1 | | ELE11 Electrode Filtered Data LSB | | | | EFD | 11LB | | <u> </u> | | 0x1A | 0x00 | - | | ELE11 Electrode Filtered Data MSB | | | | | | | EFD | 11HB | 0x1B | 0x00 | | | ELEPROX Electrode Filtered Data LSB | | | | EFDPI | ROXLB | | | | 0x1C | 0x00 | | | ELEPROX Electrode Filtered Data MSB | | | | | | | EFDPF | ROXHB | 0x1D | 0x00 | - | | ELE0 Baseline Value | | | | EC | BV | | | | 0x1E | 0x00 | | | ELE1 Baseline Value | | | | E1 | BV | | | | 0x1F | 0x00 | | | ELE2 Baseline Value | | | | | :BV | | | | 0x20 | 0x00 | | | ELE3 Baseline Value | | | | E3 | BBV | | | | 0x21 | 0x00 | | | ELE4 Baseline Value | | | | E4 | BV | | | | 0x22 | 0x00 | | | ELE5 Baseline Value | | | | E5 | iBV | | | | 0x23 | 0x00 | | | ELE6 Baseline Value | | | | E6 | iBV | | | | 0x24 | 0x00 | | | ELE7 Baseline Value | | | | | 'BV | | | | 0x25 | 0x00 | 1 | | ELE8 Baseline Value | | | | | BBV | | | | 0x26 | 0x00 | 1 | | ELE9 Baseline Value | | | | | BV | | | | 0x27 | 0x00 | 1 | | ELE10 Baseline Value | | | | | 0BV | | | | 0x28 | 0x00 | 1 | | ELE11 Baseline Value | | | | | 1BV | | | | 0x29 | 0x00 | 1 | | ELEPROX Baseline Value | | | | | OXBV | | | | 0x2A | 0x00 | 1 | | MHD Rising | | MHDR | | | | | | | | 0x00 | 1 | | NHD Amount Rising | | NHDR | | | | | | | | 0x00 | 1 | | NCL Rising | | NCLR | | | | | | | | 0x00 | | | FDL Rising | | FDLR | | | | | | | 0x2D<br>0x2E | 0x00 | 1 | | MHD Falling | | | | 1.0 | | HDF | | | 0x2F | 0x00 | 1 | | | | | | | | IDF | | | 0x30 | 0x00 | 1 | ### Table 2. Register Map | REGISTER | | | Field | Is | | Register<br>Address | Initial<br>Value | Auto-<br>Increment<br>Address | | |---------------------------------|----------------------|----------|-------|-------|------|---------------------|------------------|-------------------------------|--| | NCL Falling | | | NCL | F | | 0x31 | 0x00 | | | | FDL Falling | | | FDL | F | | 0x32 | 0x00 | 1 | | | NHD Amount Touched | | | | NHC | T | 0x33 | 0x00 | 1 | | | NCL Touched | | | NCL | Т | | 0x34 | 0x00 | 1 | | | FDL Touched | | | FDL | Т | | 0x35 | 0x00 | 1 | | | ELEPROX MHD Rising | | | | MHDPR | OXR | 0x36 | 0x00 | 1 | | | ELEPROX NHD Amount Rising | | | | NHDPR | OXR | 0x37 | 0x00 | 1 | | | ELEPROX NCL Rising | | | NCLPR | OXR | | 0x38 | 0x00 | 1 | | | ELEPROX FDL Rising | | | FDLPR | OXR | | 0x39 | 0x00 | 1 | | | ELEPROX MHD Falling | | MHDPROXF | | | | | | | | | ELEPROX NHD Amount Falling | | NHDPROXF | | | | | | | | | ELEPROX NCL Falling | | NCLPROXF | | | | | | | | | ELEPROX FDL Falling | | FDLPROXF | | | | | | | | | ELEPROX NHD Amount Touched | | NHDPROXT | | | | | | | | | ELEPROX NCL Touched | | | NCLPR | OXT | | 0x3F | 0x00 | 1 | | | ELEPROX FDL Touched | | | FDLPR | | | 0x40 | 0x00 | 1 | | | ELE0 Touch Threshold | | EOTTH | | | | | | | | | ELE0 Release Threshold | | EORTH | | | | | | | | | ELE1 Touch Threshold | | | E1TT | TH . | | 0x43 | 0x00 | 1 | | | ELE1 Release Threshold | | | E1RT | ТН | | 0x44 | 0x00 | - | | | ELE2 Touch Threshold | | | E2TT | TH | | 0x45 | 0x00 | | | | ELE2 Release Threshold | | | E2RT | ТН | | 0x46 | 0x00 | 1 | | | ELE3 Touch Threshold | | | E3TT | | | 0x47 | 0x00 | 1 | | | ELE3 Release Threshold | | | E3RT | | | 0x48 | 0x00 | 1 | | | ELE4 Touch Threshold | | | E4TT | | | 0x49 | 0x00 | Register | | | ELE4 Release Threshold | | | E4RT | | | 0x4A | 0x00 | Address + 1 | | | ELE5 Touch Threshold | | | E5TT | | | 0x4B | 0x00 | 1 | | | ELE5 Release Threshold | | | E5RT | | | 0x4C | 0x00 | 1 | | | ELE6 Touch Threshold | | | E6TT | | | 0x4D | 0x00 | 1 | | | ELE6 Release Threshold | | | E6RT | | | 0x4E | 0x00 | 1 | | | ELE7 Touch Threshold | | | E7TT | | | 0x4F | 0x00 | 1 | | | ELE7 Release Threshold | | | E7RT | | | 0x50 | 0x00 | 1 | | | ELE8 Touch Threshold | | | E8TT | | | 0x51 | 0x00 | 1 | | | ELE8 Release Threshold | | | E8RT | | | 0x52 | 0x00 | 1 | | | ELE9 Touch Threshold | | | E9TT | | | 0x53 | 0x00 | 1 | | | ELE9 Release Threshold | | | E9RT | | | 0x54 | 0x00 | - | | | ELE10 Touch Threshold | | | E10T | | | 0x55 | 0x00 | - | | | ELE10 Release Threshold | | | E10R | | | 0x56 | 0x00 | | | | ELE11 Touch Threshold | | | | | | 0x57 | 0x00 | 1 | | | ELE11 Release Threshold | E11TTH E11RTH | | | | | | 0x00 | 1 | | | ELEPROX Touch Threshold | EPROXTTH | | | | | | 0x00 | 1 | | | ELEPROX Release Threshold | EPROXRTH | | | | | | 0x00 | | | | Debounce Touch & Release | DR DT | | | | | | 0x00 | 1 | | | Filter/Global CDC Configuration | FFI CDC | | | | | 0x5B<br>0x5C | 0x10 | 1 | | | Filter/Global CDT Configuration | CDT SFI ESI | | | | | 0x5C<br>0x5D | 0x10 | 1 | | | Electrode Configuration | CL ELEPROX_EN ELE_EN | | | | 0x5E | 0x24<br>0x00 | 1 | | | | ELEO Electrode Current | CDC0 | | | | | 0x5E<br>0x5F | 0x00 | 1 | | | ELE1 Electrode Current | CDC1 | | | | | | 0x00 | 1 | | | LLL I Electione Current | CDC1 | | | | | | UXUU | | | Table 2. Register Map | REGISTER | | | | Fie | elds | | | | Register<br>Address | Initial<br>Value | Auto-<br>Increment<br>Address | |-----------------------------------|--------|-----------|-------------------|-------|-------|-------|---------|-------|---------------------|------------------|-------------------------------| | ELE3 Electrode Current | | | CDC3 | | | | | | 0x62 | 0x00 | | | ELE4 Electrode Current | | | | | C | DC4 | | I. | 0x63 | 0x00 | | | ELE5 Electrode Current | | | | | CI | DC5 | | | 0x64 | 0x00 | | | ELE6 Electrode Current | | | | | CE | DC6 | | | 0x65 | 0x00 | | | ELE7 Electrode Current | | | | | CE | DC7 | | | 0x66 | 0x00 | | | ELE8 Electrode Current | | | | | CE | DC8 | | | 0x67 | 0x00 | | | ELE9 Electrode Current | | | | | CE | DC9 | | | 0x68 | 0x00 | | | ELE10 Electrode Current | | CDC10 | | | | | | | | 0x00 | | | ELE11 Electrode Current | | CDC11 | | | | | | | 0x6A | 0x00 | | | ELEPROX Electrode Current | | | | | CDC | PROX | | | 0x6B | 0x00 | | | ELE0, ELE1 Charge Time | | CDT1 CDT0 | | | | | 0x6C | 0x00 | | | | | ELE2, ELE3 Charge Time | | | CDT3 | | | | CDT2 | | 0x6D | 0x00 | | | ELE4, ELE5 Charge Time | | CDT5 CDT4 | | | | 0x6E | 0x00 | | | | | | ELE6, ELE7 Charge Time | | | CDT7 | | | | CDT6 | | 0x6F | 0x00 | | | ELE8, ELE9 Charge Time | | | CDT9 | | | | CDT8 | | 0x70 | 0x00 | Register<br>Address + 1 | | ELE10, ELE11 Charge Time | | | CDT11 | | | | CDT10 | | 0x71 | 0x00 | | | ELEPROX Charge Time | | | | | | | CDTPROX | | 0x72 | 0x00 | | | GPIO Control Register 0 | CTL011 | CTL010 | CTL09 | CTL08 | CTL07 | CTL06 | CTL05 | CTL04 | 0x73 | 0x00 | | | GPIO Control Register 1 | CTL111 | CTL110 | CTL19 | CTL18 | CTL17 | CTL16 | CTL15 | CTL14 | 0x74 | 0x00 | | | GPIO Data Register | DAT11 | DAT10 | DAT9 | DAT8 | DAT7 | DAT6 | DAT5 | DAT4 | 30x75 | 0x00 | | | GPIO Direction Register | DIR11 | DIR10 | DIR9 | DIR8 | DIR7 | DIR6 | DIR5 | DIR4 | 0x76 | 0x00 | | | GPIO Enable Register | EN11 | EN10 | EN9 | EN8 | EN7 | EN6 | EN5 | EN4 | 0x77 | 0x00 | | | GPIO Data Set Register | SET11 | SET10 | SET9 | SET8 | SET7 | SET6 | SET5 | SET4 | 0x78 | 0x00 | | | GPIO Data Clear Register | CLR11 | CLR10 | CLR9 | CLR8 | CLR7 | CLR6 | CLR5 | CLR4 | 0x79 | 0x00 | | | GPIO Data Toggle Register | TOG11 | TOG10 | TOG9 | TOG8 | TOG7 | TOG6 | TOG5 | TOG4 | 0x7A | 0x00 | | | AUTO-CONFIG Control Register 0 | F | FI | RETRY BVA ARE ACE | | | | | | | 0x00 | | | AUTO-CONFIG Control Register 1 | SCTS | | OORIE ARFIE ACFIE | | | | | 0x7C | 0x00 | 1 | | | AUTO-CONFIG USL Register | USL | | | | | | | | 0x7D | 0x00 | 1 | | AUTO-CONFIG LSL Register | | LSL | | | | | | | | | 1 | | AUTO-CONFIG Target Level Register | | | | Т | L | | | | 0x7F | 0x00 | 0x00 | | Soft Reset Register | | | | SR | ST | | | | 0x80 | | | ### 4 Electrical Characteristics ### 4.1 Absolute Maximum Ratings Absolute maximum ratings are stress ratings only and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in Table 3 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this section. This device contains circuitry protecting against damage due to high-static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Table 3. Absolute Maximum Ratings - Voltage (with respect to V<sub>SS</sub>) | Rating | Symbol | Value | Unit | |-----------------------------|-------------------|------------------------------------------------|------| | Supply Voltage | V <sub>DD</sub> | -0.3 to +3.6 | V | | Supply Voltage | $V_{REG}$ | -0.3 to +2.75 | V | | Input Voltage SCL, SDA, IRQ | V <sub>IN</sub> | V <sub>SS</sub> - 0.3 to V <sub>DD</sub> + 0.3 | V | | Operating Temperature Range | T <sub>O</sub> | -40 to +85 | °C | | GPIO Source Current per Pin | i <sub>GPIO</sub> | 12 | mA | | GPIO Sink Current per Pin | i <sub>GPIO</sub> | 1.2 | mA | | Storage Temperature Range | T <sub>S</sub> | -40 to +125 | °C | ### 4.2 ESD and Latch-up Protection Characteristics Normal handling precautions should be used to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage. During the device qualification, ESD stresses were performed for the Human Body Model (HBM), the Machine Model (MM) and the Charge Device Model (CDM). A device is defined as a failure if after exposure to ESD pulses, the device no longer meets the device specification. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. Table 4. ESD and Latch-up Test Conditions | Rating | Symbol | Value | Unit | |-------------------------------------------|--------------------|-------|------| | Human Body Model (HBM) | V <sub>ESD</sub> | ±2000 | V | | Machine Model (MM) | V <sub>ESD</sub> | ±200 | V | | Charge Device Model (CDM) | V <sub>ESD</sub> | ±500 | V | | Latch-up current at T <sub>A</sub> = 85°C | I <sub>LATCH</sub> | ±100 | mA | ### 4.3 DC Characteristics This section includes information about power supply requirements and I/O pin characteristics. ### **Table 5. DC Characteristics** (Typical Operating Circuit, $V_{DD}$ and $V_{REG}$ = 1.8V, $T_A$ = 25°C, unless otherwise noted.) | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |-------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|-----------------------|-------| | High Supply Voltage | $V_{DD}$ | | 2.0 | 3.3 | 3.6 | V | | Low Supply Voltage | $V_{REG}$ | | 1.71 | 1.8 | 2.75 | V | | Average Supply Current | I <sub>DD</sub> | Run1 Mode @ 1 ms sample period | | 393 | | μΑ | | Average Supply Current | I <sub>DD</sub> | Run1 Mode @ 2 ms sample period | | 199 | | μΑ | | Average Supply Current | I <sub>DD</sub> | Run1 Mode @ 4 ms sample period | | 102 | | μΑ | | Average Supply Current | I <sub>DD</sub> | Run1 Mode @ 8 ms sample period | | 54 | | μΑ | | Average Supply Current | I <sub>DD</sub> | Run1 Mode @ 16 ms sample period | | 29 | | μА | | Average Supply Current | I <sub>DD</sub> | Run1 Mode @ 32 ms sample period | | 17 | | μА | | Average Supply Current | I <sub>DD</sub> | Run1 Mode @ 64 ms sample period | | 11 | | μΑ | | Average Supply Current | I <sub>DD</sub> | Run1 Mode @ 128 ms sample period | | 8 | | μΑ | | Measurement Supply Current | I <sub>DD</sub> | Peak of measurement duty cycle | | 1 | | mA | | Idle Supply Current | I <sub>DD</sub> | Stop Mode | | 3 | | μΑ | | Input Leakage Current ELE_ | I <sub>IH</sub> , I <sub>IL</sub> | | | 0.025 | | μА | | Input Self-Capacitance on ELE_ | | | | | 15 | pF | | Input High Voltage SDA, SCL | V <sub>IH</sub> | | 0.7 x V <sub>DD</sub> | | | V | | Input Low Voltage SDA, SCL | V <sub>IL</sub> | | | | 0.3 x V <sub>DD</sub> | V | | Input Leakage Current<br>SDA, SCL | I <sub>IH</sub> , I <sub>IL</sub> | | | 0.025 | 1 | μΑ | | Input Capacitance<br>SDA, SCL | | | | | 7 | pF | | Output Low Voltage<br>SDA, IRQ | V <sub>OL</sub> | I <sub>OL</sub> = 6mA | | | 0.5V | V | | Output High Voltage<br>ELE4 - ELE11 (GPIO mode) | V <sub>OHGPIO</sub> | $V_{DD}$ = 2.7V to 3.6V: $I_{OHGPIO}$ = -10 mA<br>$V_{DD}$ = 2.3V to 2.7V: $I_{OHGPIO}$ = -6 mA<br>$V_{DD}$ = 1.8V to 2.3V: $I_{OHGPIO}$ = -3 mA | V <sub>DD</sub> - 0.5 | | | V | | Output Low Voltage<br>ELE4 - ELE11 (GPIO mode) | V <sub>OLGPIO</sub> | I <sub>OLGPIOD</sub> = 1 mA | | | 0.5 | V | | Power On Reset | $V_{TLH}$ | V <sub>DD</sub> rising | 1.08 | 1.35 | 1.62 | V | | | $V_{THL}$ | V <sub>DD</sub> falling | 0.88 | 1.15 | 1.42 | V | ### 4.4 AC Characteristics ### Table 6. AC Characteristics (Typical Operating Circuit, $V_{DD}$ and $V_{REG}$ = 1.8V, $T_A$ = 25°C, unless otherwise noted.) | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |---------------------------|----------------|------------|------|-----|------|-------| | 8 MHz Internal Oscillator | f <sub>H</sub> | | 7.44 | 8 | 8.56 | MHz | | 1 kHz Internal Oscillator | $f_L$ | | 0.65 | 1 | 1.35 | kHz | # 4.5 I<sup>2</sup>C AC Characteristics ## Table 7. I<sup>2</sup>C AC Characteristics (Typical Operating Circuit, $V_{DD}$ and $V_{REG}$ = 1.8V, $T_A$ = 25°C, unless otherwise noted.) | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |----------------------------------------------------|----------------------|------------|-----|----------------------|-----|-------| | Serial Clock Frequency | f <sub>SCL</sub> | | | | 400 | kHz | | Bus Free Time Between a STOP and a START Condition | t <sub>BUF</sub> | | 1.3 | | | μs | | Hold Time, (Repeated) START Condition | t <sub>HD, STA</sub> | | 0.6 | | | μs | | Repeated START Condition Setup Time | t <sub>SU, STA</sub> | | 0.6 | | | μs | | STOP Condition Setup Time | t <sub>SU, STO</sub> | | 0.6 | | | μs | | Data Hold Time | t <sub>HD, DAT</sub> | | | | 0.9 | μs | | Data Setup Time | t <sub>SU, DAT</sub> | | 100 | | | ns | | SCL Clock Low Period | t <sub>LOW</sub> | | 1.3 | | | μs | | SCL Clock High Period | t <sub>HIGH</sub> | | 0.7 | | | μs | | Rise Time of Both SDA and SCL Signals, Receiving | t <sub>R</sub> | | | 20+0.1C <sub>b</sub> | 300 | ns | | Fall Time of Both SDA and SCL Signals, Receiving | t <sub>F</sub> | | | 20+0.1C <sub>b</sub> | 300 | ns | | Fall Time of SDA Transmitting | t <sub>F.TX</sub> | | | 20+0.1C <sub>b</sub> | 250 | ns | | Pulse Width of Spike Suppressed | t <sub>SP</sub> | | | 25 | | ns | | Capacitive Load for Each Bus Line | C <sub>b</sub> | | | | 400 | pF | # 5 Register Operation Descriptions ### 5.1 Register Read/Write Operations and Measurement Run/Stop Mode After power on reset (POR) or soft reset by command, all registers are in reset default initial value (see Table 2). All the registers, except registers 0x5C (default 0x10) and 0x5D (default 0x24), are cleared. Registers 0x2B ~ 0x7F are control and configuration registers which need to be correctly configured before any capacitance measurement and touch detection. Registers 0x00 ~ 0x2A are output registers updating periodically by the MPR121 in Run Mode. Among these output registers, Baseline Value Registers 0x1D ~ 0x2A are also writable, this is sometimes useful when user specific baseline values are desired. The MPR121's Run Mode and Stop Mode are controlled by control bits in Electrode Configuration Register (ECR, 0x5E). When all ELEPROX\_EN and ELE\_EN bits are zeros, the MPR121 is in Stop Mode. While in Stop Mode, there are no capacitance or touch detection measurement on any of the 13 channels. When any of the ELEPROX\_EN and ELE\_EN bits are set to '1', the MPR121 is in Run Mode. The MPR121 will continue to run on its own until it is set again to Stop Mode by the user. The MPR121 registers read operation can be done at any time, either in Run Mode or in Stop Mode. However, the register write operation can only be done in Stop Mode. The ECR (0x5E) and GPIO/LED control registers (0x73~0x7A) can be written at anytime. ### 5.2 Touch Status Registers (0x00~0x01) ### **ELE0-ELE7 Touch Status (0x00)** | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|------|------|------|------|------|------|------|------| | Read | ELE7 | ELE6 | ELE5 | ELE4 | ELE3 | ELE4 | ELE1 | ELE0 | | Write | _ | _ | _ | _ | | _ | | _ | ### **ELE8-ELE11 ELEPROX Touch Status (0x01)** | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|------|----|----|---------|-------|-------|------|------| | Read | OVCF | _ | _ | ELEPROX | ELE11 | ELE10 | ELE9 | ELE8 | | Write | _ | _ | _ | _ | _ | _ | _ | _ | These two registers indicate the detected touch/release status of all of the 13 sensing input channels. ELEPROX is the status for the 13<sup>th</sup> proximity detection channel. The update rate of these status bits will be {ESI x SFI}. ELEx, ELEPROX: Touch or Release status bit of each respective channel (read only). - 1, the respective channel is currently deemed as touched. - 0, the respective channel is deemed as released. **Note:** When an input is not configured as an electrode and enabled as GPIO input port, the corresponding status bit shows the input level, but these GPIO status changes will not cause any IRQ interrupt. This feature is for ELE4~ELE11 only. **OVCF:** Over Current Flag (read and write) - 1, over current was detected on REXT pin. - 0, normal condition. When over current is detected, the OVCF is set to '1' and the MPR121 goes to Stop Mode. All other bits in status registers $0x00\sim0x03$ , output registers $0x04\sim0x2A$ , and bits D5~D0 in ECR (0x5E) will also be cleared. When the bit is set at '1', the write to the ECR register to enter Run Mode will be discarded. The write to '1' of the OVCF will clear this bit and the MPR121 fault condition will be cleared. The MPR121 can then be configured to return to the Run Mode again. ### 5.3 Electrode Filtered Data Register (0x04~0x1D) Electrode Filtered Data Low Byte (0x04,0x06,...,0x1C) | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|-------|-------|-------| | Read | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Write | _ | _ | _ | _ | _ | _ | _ | _ | #### Electrode Filtered Data High Byte (0x05,0x07,...,0x1D) | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|----|----|----|----|----|----|-------|-------| | Read | _ | _ | _ | _ | _ | _ | Bit 9 | Bit 8 | | Write | _ | _ | _ | _ | _ | _ | _ | _ | The MPR121 provides filtered electrode output data for all 13 channels. The output data is 10-bit and comes from the internal 2nd stage filter output. The data range is 0~1024 or 0x000~0x400 in Hex. Bit 0~7 of the 10-bit data are stored in the low byte and bit 9 and bit 8 are stored in the high byte. The data is the measured voltage on each channel and inversely proportional to the capacitance on that channel. These registers are read only and are updated every {ESI x SFI}. A multibyte read operation to read both LSB and MSB is recommended to keep the data coherency (i.e, LSB and MSB matching). A multibyte reading of 0x00~0x2A returns results of a single moment without mixing up old and new data. ### 5.4 Baseline Value Register (0x1E~0x2A) #### Electrode Baseline Value (0x1E~0x2A) | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|-------|-------|-------| | Read | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | | Write | Dit 0 | Dit 0 | Dit 1 | Dit 0 | Dit 0 | Dit 4 | Dit 0 | Dit 2 | Along with the 10-bit electrode filtered data output, each channel also has a 10-bit baseline value. The update rate of these registers is {ESI x SFI} if baseline tracking operation is enabled. These values are the output of the internal baseline filter operation tracking the slow-voltage variation of the background capacitance change. Touch/release detection is made based on the comparison between the 10-bit electrode filtered data and the 10-bit baseline value. **Note:** Although internally the baseline value is 10-bit, users can only access the 8 MSB of the 10-bit baseline value through the baseline value registers. The read out from the baseline register must be left shift two bits before comparing it with the 10-bit electrode data. The Baseline Value register is writable in Stop Mode. Note: when the user writes into the baseline value register, the lower two bits of the 10-bit baseline value are automatically cleared internally upon write operation. The Write to Baseline Value Register by specific values can be sometimes useful if user wants to manipulate the touch/release status. For example, manually setting the target channel from a touch locked state into a touch released state is easily done by setting the baseline value above the signal data. Refer to the Electrode Configuration Register (ECR, 0x5E) on how to control the on/off operation of baseline tracking and further details on how the initial baseline data is loaded into Run Mode. Refer to Baseline Filtering Control registers(0x2B~0x2A) on how to control the filtering of the baseline value. # 5.5 Baseline Filtering Control Register (0x2B~0x40) All12 of the electrode baseline values are controlled by the same set of filtering control registers, $0x2B \sim 0x35$ . The 13th channel ELEPROX is controlled by registers $0x36 \sim 0x40$ . Both sets of registers have the same structure using three different scenarios; rising, falling, and touched. Rising is defined as when the electrode data is greater than the baseline value. Falling is defined as when the electrode data is less than the baseline value. Touched is when the electrode is in touched status. For each scenario, the filtering characteristic is further defined by four parameters: the maximum half delta (MHD), noise half delta (NHD), noise count limit (NCL) and filter delay count limit (FDL). Note: there is no maximum half delta for the touched scenario. **Maximum Half Delta (MHD):** Determines the largest magnitude of variation to pass through the baseline filter. The range of the effective value is 1~63. **Noise Half Delta (NHD):** Determines the incremental change when non-noise drift is detected. The range of the effective value is 1~63. Noise Count Limit (NCL): Determines the number of samples consecutively greater than the Max Half Delta value. This is necessary to determine that it is not noise. The range of the effective value is 0~255. Filter Delay Count Limit (FDL): Determines the operation rate of the filter. A larger count limit means the filter delay is operating more slowly. The range of the effective value is 0~255. The setting of the filter is depended on the actual application. For more information on these registers, refer to application note AN3891. ### 5.6 Touch / Release Threshold (0x41~0x5A) ### ELEx, ELEProx Touch Threshold (0x41,0x43,...,0x59) | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|----|----|----|-----|----|----|----|----| | Read | | | | ExT | TH | | | | | Write | | | | LX. | | | | | ### ELEx, ELEProx Release Threshold (0x42,0x44,...,0x5A) | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|----|----|----|-----|-----|----|----|----| | Read | | | | FxF | RTH | | | | | Write | | | | ZXI | | | | | ExTTH: Electrode touch threshold, in range of 0~0xFF. ExRTH: Electrode release threshold, in range of 0~0xFF. Each of the 13 channels can be set with its own set of touch and release thresholds. Touch and release are detected by comparing the electrode filtered data to the baseline value. The amount of deviation from the baseline value represents a immediate capacitance change detected by possible a touch/release action. Touch condition: Baseline - Electrode filtered data > Touch threshold Release condition: Baseline - Electrode filtered data < Release threshold Threshold settings are dependant on the touch/release signal strength, system sensitivity and noise immunity requirements. In a typical touch detection application, threshold is typically in the range 0x04~0x10. The touch threshold is several counts larger than the release threshold. This is to provide hysteresis and to prevent noise and jitter. For more information, refer to the application note AN3892 and the MPR121 design guidelines. ### 5.7 Debounce Register (0x5B) ### Debounce Register (0x5B) | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|----|----|-----|----|----|----|----|----| | Read | _ | | DR | | _ | | DT | | | Write | | | DIC | | | | 21 | | **DT:** Debounce number for touch. The value range is 0~7. **DR:** Debounce number for release. The value range is 0~7. All 13 channels use the same set of touch and release debounce numbers. The status bits in Status Register 0x00 and 0x01 will only take place after the number of consecutive touch or release detection meets the debounce number setting. The debounce setting can be very useful in avoiding possible noise glitches. Using the debounce setting, the status bit change will have a delay of {ESI x SFI x DR (or DT)}. # 5.8 Filter and Global CDC CDT Configuration (0x5C, 0x5D) Filter/Global CDC Configuration Register (0x5C) | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | |-------|----|----|-----|-----|----|----|----|----|--|--| | Read | F | FI | CDC | | | | | | | | | Write | • | | | CDC | | | | | | | ### Filter/Global CDT Configuration Register (0x5D) | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|----|-----|----|----|----|----|-----|----| | Read | | CDT | | S | FI | | ESI | | | Write | | 021 | | 9 | | | 20. | | ### **Table 8. Bit Descriptions** | Field | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | FFI | First Filter Iterations - The first filter iterations field selects the number of samples taken as input to the first level of filtering. | | | 00 Encoding 0 - Sets samples taken to 6 (Default) | | | 01 Encoding 1 - Sets samples taken to 10 | | | 10 Encoding 2 - Sets samples taken to 18 | | | 11 Encoding 3 - Sets samples taken to 34 | | CDC | Charge Discharge Current - Selects the global value of charge discharge current applied to electrode. The maximum is 63 $\mu$ A, 1 $\mu$ A step. | | | 000000 Encoding 0 - Disable Electrode Charging | | | 000001 Encoding 1 - Sets the current to 1 μA | | | ~ | | | 010000 Encoding 16 - Sets the current to 16 μA (Default) | | | ~ | | | 111111 Encoding 63 - Sets the current to 63 μA | | CDT | Charge Discharge Time - Selects the global value of charge time applied to electrode. The maximum is 32 $\mu$ s, programmable as 2 $^{(n-2)}$ $\mu$ s. | | | 000 Encoding 0 - Disables Electrode Charging | | | 001 Encoding 1 - Time is set to 0.5 μs (Default) | | | 010 Encoding 2 - Time is set to 1 μs | | | ~ | | | 111 Encoding 7 - Time is set to 32 μs | | SFI | Second Filter Iterations - Selects the number of samples taken for the second level filter | | | 00 Encoding 0 - Number of samples is set to 4 (Default) | | | 01 Encoding 1 - Number of samples is set to 6 | | | 10 Encoding 2 - Number of samples is set to 10 | | | 11 Encoding 3 - Number of samples is set to 18 | | ESI | Electrode Sample Interval - Selects the period between samples used for the second level of filtering. The maximum is 128ms, Programmable to 2^n ms | | | 000 Encoding 0 - Period set to 1 ms | | | 001 Encoding 1 - Period set to 2 ms | | | ~ | | | 100 Encoding 4 - Period set to 16 ms (Default) | | | ~ | | | 111 Encoding 7 - Period set to 128 ms | These two registers set the global AFE settings. This includes global electrode charge/discharge current CDC, global charge/discharge time CDT, as well as a common filtering setting (FFI, SFI, ESI) for all 13 channels, including the 13th Eleprox channel. The register 0x5C holds the global CDC and the first level filter configuration for all 13 channels. For each enabled channel, the global CDC will be used for that channel if the respective charge discharge current CDCx setting in 0x5F~0x6B for that channel is zero. If it is not zero, the individual CDCx value will be used in place of the global CDC value. If the MPR121's auto-configuration feature is enabled, CDCx will be automatically set up during system start stage and used for the actual measurement. The register 0x5D holds the global CDT and the second level filter configuration for all 13 channels. For each enabled channel, the global CDT will be used for that channel if the respective charge discharge time CDTx setting in 0x6C~0x72 for that channel is zero. If it is not zero, the individual CDTx value will be used in place of the global CDT value. If the SCTS bit (Skip Charge Time Search) in the MPR121's autoconfiguration is set, then the current global CDT and CDTx will be used for each channel measurements. If not, then the individual CDTx will be automatically set up during the system start stage and used for the actual measurement. Using only the global CDC and/or global CDT is acceptable where the capacitance values from all 13 channels are similar. If the electrode pattern, size, or even overlay and base material type changes from one channel to another, then using individual CDCx (and CDTx) will have a better result on sensing sensitivity as each electrode is charged up to a point closing to the supply voltage rail so that the highest sensing field is built for each channel. The settings for the FFI, SFI, and ESI must be selected according to the system design noise filtering requirement. These settings must also balance the need for power consumption and response time. When the total time required by scanning and charging/discharge all the enabled channels is longer than the ESI setting, then the actual time will override the ESI setting. For example if the ESI = 4 (16 mS), when FFI = 3 (34 samples), CDT = 7 (32 $\mu$ S), with all 13 channels enabled, the scan time needed is 34 x (32 $\mu$ S + 32 $\mu$ S) x 13 = 28 mS. This 28 mS will be the actual sampling interval instead of ESI (16 mS). ### 5.9 Electrode Charge Current Register (0x5F~0x6B) ### Electrode Charge Current (0x5F~0x6B) | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|----|----|----|----|-----|----|----|----| | Read | _ | _ | | | CD | Cx | | | | Write | _ | _ | | | 0.5 | | | | **CDCx:** Sets the charge current applied to each channel. Similar to global CDC value, the range is $0\sim63~\mu$ A, from $0x00\sim0x3$ F in 1 $\mu$ A step. When the CDCx is zero, the global CDC value will be used for that channel. The individual CDCx bit can either be set manually or automatically (if autoconfiguration is enabled). When the autoconfiguration is enabled, during the first transition from Stop Mode to Run Mode, the system will automatically run a trial search for the appropriate CDCx (and CDTx if SCTS = 0). The individual CDCx will be automatically updated by the MPR121 into the respective registers once autoconfiguration is finished. CDCx is used in the following capacitance measurement and touch detection. # 5.10 Electrode Charge Time Register (0x6C~0x72) ### Electrode Charge Time (0x6C~0x72) | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|----|----|--------|----|----|----|------|----| | Read | | | CDTx+1 | | | | CDTx | | | Write | | | OBIATI | | _ | | 021X | | **CDTx:** Sets the charge time applied to each channel. Similar to the global CDT value, the range is $0\sim32~\mu$ S, from 2b000 $\sim$ 2b111. When the CDTx is zero, the global CDT value is used for that channel. The individual CDTx bit can be set manually or automatically (if autoconfiguration is enabled). When autoconfiguration is enabled, during the first transition from Stop Mode to Run Mode, the system will automatically run a trial search for the appropriate CDCx (and CDTx if SCST = 0). This means the autoconfiguration will include a search on the CDTx. The individual CDTx will be automatically updated by the MPR121 into the respective registers once the autoconfiguration is finished. This data is used in the following capacitance measurement and touch detection. If SCTS bit is 1, the search on CDTx will be skipped. ### 5.11 Electrode Configuration Register (ECR, 0x5E) ### Electrode Configuration Register (0x5E) | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | |-------|----|----|----|------------|----|--------|----|----|--|--| | Read | | CI | | ELEPROX_EN | | ELE_EN | | | | | | Write | | CL | | LLLFROX_LN | | LLL_LN | | | | | #### **Table 9. Bit Descriptions** | Field | Description | |------------|--------------------------------------------------------------------------------------------------------------------------------| | CL | Calibration Lock - Controls the baseline tracking and how the baseline initial value is loaded | | | 00 - Baseline tracking enabled, initial baseline value is current value in baseline value register (Default) | | | 01 - Baseline tracking is disabled | | | 10 - Baseline tracking enabled, initial baseline value is loaded with the 5 high bits of the first 10-bit electrode data value | | | 11 - Baseline tracking enabled, initial baseline value is loaded with all 10 bits of the first electrode data value | | ELEPROX_EN | Proximity Enable - Controls the operation of 13th Proximity Detection | | | 00 - Proximity Detection is disabled (Default) | | | 01 - Run Mode with ELE0~ELE1 combined for proximity detection enabled | | | 10 - Run Mode with ELE0~ELE3 combined for proximity detection enabled | | | 11 - Run Mode with ELE0~ELE11combined for proximity detection enabled | | ELE_EN | Electrode Enable - Controls the operation of 12 electrodes detection | | | 0000 - Electrode detection is disabled (Default) | | | 0001 - Run Mode with ELE0 for electrode detection enabled | | | 0010 - Run Mode with ELE0~ ELE1 for electrode detection enabled | | | 0011 - Run Mode with ELE0~ ELE2 for electrode detection enabled | | | 0100 - Run Mode with ELE0~ ELE3 for electrode detection enabled | | | 0101 - Run Mode with ELE0~ ELE4 for electrode detection enabled | | | 0110 - Run Mode with ELE0~ ELE5 for electrode detection enabled | | | 0111 - Run Mode with ELE0~ ELE6 for electrode detection enabled | | | 1000 - Run Mode with ELE0~ ELE7 for electrode detection enabled | | | 1001 - Run Mode with ELE0~ ELE8 for electrode detection enabled | | | 1010 - Run Mode with ELE0~ ELE9 for electrode detection enabled | | | 1011 - Run Mode with ELE0~ ELE10 for electrode detection enabled | | | 11xx - Run Mode with ELE0~ ELE11 for electrode detection enabled | The Electrode Configuration Register (ECR) determines if the MPR121 is in Run Mode or Stop Mode, controls the baseline tracking operation and specifies the input configurations of the 13 channels. The ECR reset default value is 0x00, which means MPR121 is in Stop Mode without capacitance measurement on all 13 channels. Setting ELEPROX\_EN and/or ELE\_EN control bits to non-zero data will put the MPR121 into Run Mode. This will cause the MPR121 to operate immediately on its own. Clearing the ELEPROX\_EN and ELE\_EN all to zeros will set the MPR121 into Stop Mode (which is its lowest power state). The MPR121 can be switched between Stop Mode and Run Mode at anytime by configuring the ECR. If all channels including the 13th proximity detection channel are enabled, the proximity sensing channel is scanned first, followed by ELEO, ELE1..., and ELE11 respectively. The scan runs periodically at the sampling rate specified by the ESI in the Filter/CDT Configuration Register (0x5D). Refer to the table above for configuration of the different channels. Enabling specific channels will save the scan time and sensing field power spent on the unused channels. In a typical touch detection application, baseline tracking is enabled. This is to compensate for the environment and background induced slow capacitance change to the input sensing channels. The CL bits can enable/disable the baseline tracking and specify how to load the baseline initial values. Since the baseline tracking filtering system has a very large time constant and the initial baseline value starts from zero, it will require a very long time for the baseline to ramp up. This results in a short period of no response to touch after the MPR121 is first set to Run Mode. Setting the CL = 2b10 will command the MPR121 to load the initial baseline value at the beginning of the Run Mode. This shortens the initial baseline ramp-up time so that user will not notice any delay on touch detection. The MPR121 uses the five high bits of the first measured 10 bit electrode data. ### Auto-Configuration Registers (0x7B~0x7F) For each enabled channel, both the charge time and charge current must be set properly. This is so that a specified amount of charge field can be built on the sensing pad and that the capacitance can be measured using the internal ADC. When all 13 channels are used, there are total 13 CDCx and 13 CDTx values which need to be configured. The MPR121 provides an auto-configuration function which is able to automatically search and set the charging parameters. When autoconfiguration is run, specific CDCx and CDTx combinations for the enabled channels can be obtained automatically. This eliminates test trials on the prototype device and for further verification on final products. A key task for the design engineer is to verify if the parameter settings generated by the MPR121 are acceptable. This verification ensures that the settings are optimized each time MPR121 powers on and that the equipment can operate in many different environments. The autoconfiguration finds the optimized CDCx and CDTx combination for each channel so that the charge level (I $\times$ T = V) on the each channel is as close as possible to the target setting specified by the designer. An upper and lower setting limit are used to provide the boundaries necessary to verify if the system is setup to operate correctly. If the autoconfiguration can not find the proper CDCx and CDTx value, an Out Of Range (OOR) status will be set for that channel. Autoconfiguration operates each time the MPR121 transitions from Stop Mode to Run Mode. After autoconfiguration is completed, a set of CDCx and CDTx values for each channel are calculated and automatically loaded into the corresponding register fields. If autoconfiguration fails, the MPR121 has an auto-reconfiguration function. Autoreconfiguration runs at each sampling interval if a channel has OOR status from a failed autoconfiguration. Autoreconfiguration will run until the OOR status is cleared or until it is disabled. There are five registers used to control the MPR121 auto-configuration feature. Registers 0x7B and 0x7C are used as the control registers and registers 0x07D to 0x7F are used to hold the configuration target settings. Refer to application note AN3889 for more information. ### Auto-Configure Control Register 0 (0x7B) | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-----|----|-------|----|-----|----|-----|-----| | Read | EEI | | RETRY | | BVA | | ARE | ACE | | Write | FFI | | KEIKY | | DVA | | AIL | AGE | ### Auto-Configure Control Register 1 (0x7C) | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|------|----|----|----|----|-------|-------|---------| | Read | SCTS | _ | _ | _ | _ | OORIE | ARFIE | ACFIE | | Write | 0010 | _ | _ | _ | | OOME | 74412 | //OI IL | FFI: The FFI bits are the same as the FFI bits in register 0x5C for correct auto-configuration and reconfiguration operations. **ACE:** Auto-Configuration Enable. 1: Enable, 0: Disable. When Enabled, the autoconfiguration will operate once at the beginning of the transition from Stop Mode to Run Mode. This includes search and update of the CDCx and CDTx for each enabled channel (if SCTS = 0). **ARE:** Auto-Reconfiguration Enable. 1: Enable, 0: Disable. When enabled, if the OOR is set for a channel after autoconfiguration, autoreconfiguration will operate on that channel on each sampling interval until the OOR is cleared. BVA: Fill the BVA bits same as the CL bits in ECR (0x5E) register. **RETRY:** Specifies the number of retries for autoconfiguration and autoreconfiguration if the configuration fails before setting OOR. | 00 - No retry | | |--------------------|--| | 01 - retry 2 times | | | 10 - retry 4 times | | | 11 - retry 8 times | | SCTS: Skip Charge Time Search. 1: Skip CDTx search and update when autoconfiguration or autoreconfiguration, and current global CDT or CDTx are used for respective channels. CDT or CDTx needs to be specified by the designer manually before operation. Setting the SCTS to "1" results in a shorter time to complete autoconfiguration. This is useful for when the designer has obtained the correct CDTx / CDT, and is confident that the current CDT and CDTx settings work in all conditions. 0: Both CDTx and CDCx will be searched and set by autoconfiguration and/or autoreconfiguration. ACFIE: Auto-configuration fail interrupt enable. 1: Enable, 0: Disable ARFIE: Auto-reconfiguration fail interrupt enable. 1: Enable, 0: Disable OORIE: Out-of-range interrupt enable. 1: Enable, 0: Disable ### **Up-Side Limit Register (0x7D)** | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | |-------|----|-----|----|----|---------|----|----|----|--|--| | Read | | USL | | | | | | | | | | Write | | | | 0. | <i></i> | | | | | | #### Low-Side Limit Register (0x7E) | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | |-------|----|-----|----|----|------------|----|----|----|--|--| | Read | | LSL | | | | | | | | | | Write | | | | | <i>-</i> - | | | | | | ### Target Level Register (0x7F) | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | |-------|----|----|----|----|----------|----|----|----|--| | Read | Т | | | | | | | | | | Write | | | | , | <b>L</b> | | | | | **USL:** Up-Side Limit. This value sets the electrode data level up limit for the boundary check in autoconfiguration and autoreconfiguration operation. **LSL:** Low-Side Limit. This value sets the electrode data level low limit for the boundary check in autoconfiguration and autoreconfiguration operation. **TL:** Target Level. This value is the expected target electrode data level for autoconfiguration and autoreconfiguration, that is, after successful autoconfiguration and autoreconfiguration, the measured electrode data level when untouched shall be close to the TL value. TL shall be in between of USL and LSL. The three parameters, USL, LSL and TL, are in the format similar to the baseline value; only the eight high bits are accessible by user and the two low bits are set to zero automatically. The USL/LSL/TL data needs to be shifted left two bits before comparing with the electrode data or the 10-bit baseline value. In order to have a valid auto-configuration result, USL/LSL/TL values should follow the relation that 255 > USL > TL > LSL > 0. For example, USL = 200, TL = USL\*0.9 = 180, LSL = USL\*0.5 = 100. It is possible that in a end user environment, the channel differences may be significant. This is because the same set of USL/LS/TL data is being used for all channels. It is important that the parameters not be set too close together. This makes it difficult for the autoconfiguration to find a suitable charge setting for a specific channel. In this case, the electrode data might easily go out of USL and LSL setting limits. Since the data is out-of-range, the channel status becomes OOR. If the channel is still OOR after the autoconfiguration has been run, it may indicate that the settings for this channel have not yet been optimized. One solution to this problem is to manually review the USL/LSL/TL settings. Another possible reason why the channel status could be OOR is a problem with the channel itself. This could be caused by a short to ground, short to the power rail, or short to the pad of the other channel. For the TL setting, a good practice is to try to set it close to the USL. This so the charge field can be set to detect a weak touch. On the other hand, the TL should not be set too close to the USL so that it is constantly exceeding the limit. For example, the electrode data from the end user's environment might have a much wider variance of readings. Some of the readings might exceed the USL, causing the auto-configuration to fail. For this reason, if the amount of capacitance change in the end user environment is significant, it is suggested that the USL and TL be set low enough to give some headroom for possible capacitance variations. With above mentioned, one possible example setting is given out below using equation 1~3, with the assumption that setting TL at 90% of USL, and LSL at 65% of USL would cover most of the application case. It may need further adjustment in some cases but will be a very good start. $USL = (VDD - 0.7)/VDD \times 256$ Equation 1 $TL = USL \times 0.9 = (VDD - 0.7)/VDD \times 256 \times 0.9$ **Equation 2** $LSL = USL \times 0.65 = (VDD-0.7) / VDD \times 256 \times 0.65$ **Equation 3** $Cin = I \times T / V = CDC \times CDT / (ADC counts \times VDD/1024)$ **Equation 4** It may not necessary to set the USL at the level of VDD - 0.7 but it is beneficial to keep the applied constant charge current as accurate as that specified in the data sheet. This so the capacitance value on the input can be calculated with high accuracy using ADC conversion Equation 4. Using VDD-0.7 as USL level allows some headroom for applications where the supply varies over a certain range. For a system where the supply changes over a range, the lowest VDD point is considered for autoconfiguration so that a relative lower charge field can be used to avoid clipping the electrode data to VDD when it drops. ### 5.12 Out-Of-Range Status Registers (0x02, 0x03) ### ELE0~ELE7 OOR Status (0x02) | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|--------|--------|--------|--------|--------|--------|--------|--------| | Read | E7_OOR | E6_OOR | E5_OOR | E4_OOR | E3_00R | E2_OOR | E1_00R | E0_OOR | | Write | _ | _ | _ | _ | _ | _ | _ | _ | #### ELE8~ELEPROX OOR Status (0x03) | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|------|------|----|-----------|---------|---------|--------|--------| | Read | ACFF | ARFF | _ | EPROX_OOR | E11_00R | E10_OOR | E9_OOR | E8_OOR | | Write | _ | _ | _ | _ | _ | _ | _ | _ | **Ex\_OOR, EPROX\_OOR:** Out-Of-Range Status bits for the 13 channels. This bit set indicates that a corresponding channel has failed autoconfiguration and autoreconfiguration for range check. Those bits are cleared when they pass the auto-configuration and auto-reconfiguration range check. These bits are user read only. ACFF: Auto-Configuration Fail Flag. When autoconfiguration fails, this bit is set. This bit is user read only. ARFF: Auto-Reconfiguration Fail Flag. When autoreconfiguration fails, this is bit set. This bit is user read only. When autoconfiguration and/or autoreconfiguration are enabled, MPR121 checks the electrode data after each autoconfiguration, auto-reconfiguration operation to see if it is still in the range set by USL and LSL. When electrode data goes out of the range, corresponding Ex\_OORx bit becomes "1" to indicate the failed channels. One example of triggering OOR error is shorting the measurement sensing pad to power rails, or shorting it with other channels. ### 5.13 Soft Rest Register (0x80) Write 0x80 with 0x63 asserts soft reset. The soft reset does not effect the I<sup>2</sup>C module, but all others reset the same as POR. # 5.14 GPIO Registers (0x73~0x7A) #### GPIO Registers (0x73~0x7A) | GPIO Registers | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------------------------|----------|----------|---------|---------|---------|---------|---------|---------| | Control Register 0(0x73) | GTL0_E11 | GTL0_E10 | GTL0_E9 | GTL0_E8 | GTL0_E7 | GTL0_E6 | GTL0_E5 | GTL0_E4 | | Control Register 1(0x74) | GTL1_E11 | GTL1_E10 | GTL1_E9 | GTL1_E8 | GTL1_E7 | GTL1_E6 | GTL1_E5 | GTL1_E4 | | Data Register(0x75) | DAT_E11 | DAT_E10 | DAT_E9 | DAT_E8 | DAT_E7 | DAT_E6 | DAT_E5 | DAT_E4 | | Direction Register(0x76) | DIR_E11 | DIR_E10 | DIR_E9 | DIR_E8 | DIR_E7 | DIR_E6 | DIR_E5 | DIR_E4 | | Enable Register(0x77) | EN_E11 | EN_E10 | EN_E9 | EN_E8 | EN_E7 | EN_E6 | EN_E5 | EN_E4 | | Data Set Register(0x78) | SET_E11 | SET_E10 | SET_E9 | SET_E8 | SET_E7 | SET_E6 | SET_E5 | SET_E4 | | Data Clear Register(0x79) | CLR_E11 | CLR_E10 | CLR_E9 | CLR_E8 | CLR_E7 | CLR_E6 | CLR_E5 | CLR_E4 | | Data Toggle Register(0x7A) | TOG_E11 | TOG_E10 | TOG_E11 | TOG_E8 | TOG_E7 | TOG_E6 | TOG_E5 | TOG_E4 | These registers control GPIO and LED driver functions. D7~D0 bits correspond to GPIO and LED functions on ELE11~ ELE4 inputs respectively. When any of these ports are not used for electrode sensing, it can be used for GPIO or LED driver. The GPIO control registers can be write at anytime regardless Stop Mode or Run mode. The configuration of the LED driver and GPIO system is described with more detail in application note AN3894. Note: The number of touch sensing electrodes, and therefore the number of GPIO ports left available is configured by the ECR (0x5E) and GPIO Enable Register (0x77). ECR has higher priority and overrides the GPIO enabled in 0x77, that is when a pin is enabled as GPIO but is also selected as electrode by ECR, the GPIO function is disabled immediately and it becomes an electrode during Run Mode. In the Stop Mode just after power-on reset, all electrodes and GPIO ports are in high impedance as all the GPIO ports are default disabled and the electrodes are not enabled. EN, DIR, CTL1: GPIO enable and configuration bits, the functions are in description table below. | EN | DIR | CTL0:CTL1 | Function Description | |----|-----|-----------|-------------------------------------------------------------------------| | 0 | Х | XX | GPIO function is disabled. Port is high-z state. | | 1 | 0 | 00 | GPIO port becomes input port. | | 1 | 0 | 10 | GPIO port becomes input port with internal pull-down. | | 1 | 0 | 11 | GPIO port becomes input port with internal pullup. | | 1 | 0 | 01 | Not defined yet (as same as CTL = 00). | | 1 | 1 | 00 | GPIO port becomes CMOS output port. | | 1 | 1 | 11 | GPIO port becomes high side only open drain output port for LED driver. | | 1 | 1 | 10 | GPIO port becomes low side only open drain output port. | | 1 | 1 | 01 | Not defined yet (as same as CTL = 00). | When the EN bit is set, the corresponding GPIO pin is enabled and the GPIO function is configured by CTL0, CTL1 and DIR bits. When the port is used as an input, it can be configured as a normal logic input with high impedance (CTL0CTL1 = 2b00), input with internal pull-down (CTL0CTL1 = 2b10) or pullup (CTL0CTL1 = 2b11). Note: the former may result in an unstable logic input state if opened without fixed logic level input. The GPIO output configuration can be configured as either push pull (CTL0CTL1 = 2b00) or open drain. When the GPIO is used for LED drivers, the GPIO is set to high side only open drain (CTL0CTL1 = 2b11), which is can source up to 12 mA current into the LED. DAT: GPIO Data Register bits. When a GPIO is enabled as an output, the GPIO port outputs the corresponding DAT bit level from GPIO Data Register (0x075). The output level toggle remains on during any electrode charging. The level transition will occur after the ADC conversion takes place. It is important to note that reading this register returns the content of the GPIO Data Register, (not a level of the port). When a GPIO is configured as input, reading this register returns the latched input level of the corresponding port (not contents of the GPIO Data Register). Writing to the DAT changes content of the register, but does not effect the input function. SET: Writing a "1" to this bit will set the corresponding bit in the Data Register. CLR: Writing a "1" to this bit will clear the corresponding bit in the Data Register. TOG: Writing a "1" to this bit will toggle the corresponding bit in the Data Register Writing "1" into the corresponding bits of GPIO Data Set Register, GPIO Data Clear Register, and GPIO Data Toggle Register will set/clear/toggle contents of the corresponding DAT bit in Data Register. Writing "0" has no meaning. These registers allow any individual port(s) to be set, cleared, or toggled individually without effecting other ports. It is important to note that reading these registers returns the contents of the GPIO Data Register reading. ### 6 MPR121 Serial Communication ### 6.1 I<sup>2</sup>C Serial Communications The MPR121 uses an I<sup>2</sup>C Serial Interface. The MPR121 operates as a slave that sends and receives data through an I<sup>2</sup>C two-wire interface. The interface uses a Serial Data Line (SDA) and a Serial Clock Line (SCL) to achieve bidirectional communication between master(s) and slave(s). A master (typically a microcontroller) initiates all data transfers to and from the MPR121, and it generates the SCL clock that synchronizes the data transfer. The MPR121 SDA line operates as both an input and an open-drain output. A pullup resistor, typically 4.7 k $\Omega$ , is required on SDA. The MPR121 SCL line operates only as an input. A pullup resistor, typically 4.7 k $\Omega$ , is required on SCL if there are multiple masters on the two-wire interface, or if the master in a single-master system has an open-drain SCL output. Each transmission consists of a START condition (Figure 3) sent by a master, followed by the MPR121's 7-bit slave address plus R/W bit, a register address byte, one or more data bytes, and finally a STOP condition. Figure 3. Two-Wire Serial Interface Timing Details ### 6.2 Slave Address The MPR121 has selectable slave addresses listed by different ADDR pin connections. This also makes it possible for multiple MPR121 devices to be used together for channel expansions in a single system. | ADDR Pin Connection | I <sup>2</sup> C Address | |---------------------|--------------------------| | VSS | 0x5A | | VDD | 0x5B | | SDA | 0x5C | | SCL | 0x5D | Table 10. MPR121 Slave Address # 6.3 Operation with Multiple Master When operating with multiple masters, bus confusion between I<sup>2</sup>C masters is sometimes a problem. One way to prevent this is to avoid using repeated starts to the MPR121. On a I<sup>2</sup>C bus, once a master issues a start/repeated start condition, that master owns the bus until a stop condition occurs. If a master that does not own the bus attempts to take control of that bus, then improper addressing may occur. An address may always be rewritten to fix this problem. Follow I<sup>2</sup>C protocol for multiple master configurations. # 6.4 Read and Write Operation Format ### < Single Byte Read > ### < Multiple Byte Read > ### < Single Byte Write > #### Legend ST: Start Condition SP: Stop Condition NAK: No Acknowledge W: Write = 0 SR: Repeated Start Condition AK: Acknowledge R: Read = 1 ### **PACKAGE DIMENSIONS** | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. MECHANICA | | L OUTLINE | PRINT VERSION NOT TO SCALE | | |------------------------------------------------------------------|--|--------------|----------------------------|-------------| | OOL DAOKAGE (OFN, OOL) | | DOCUMENT NO | ): 98ASA00021D | REV: 0 | | | | CASE NUMBER | 2: 2059-01 | 19 FEB 2009 | | | | STANDARD: NO | ON JEDEC | | PAGE 1 OF 3 | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. MECHANICA | | L OUTLINE | PRINT VERSION NOT TO SCALE | | |---------------------------------------------------------------------------------------|--|--------------|----------------------------|-------------| | TITLE: QUAD FLAT NO LEAD COL PACKAGE (QFN-COL) 20 TERMINAL, 0.4 PITCH (3 X 3 X 0.6) | | DOCUMENT NO | ): 98ASA00021D | REV: 0 | | | | CASE NUMBER | 2: 2059-01 | 19 FEB 2009 | | | | STANDARD: NO | ON JEDEC | | PAGE 2 OF 3 ### NOTES: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994. - 3. THIS IS NON JEDEC REGISTERED PACKAGE. 4. COPLANARITY APPLIES TO LEADS AND ALL OTHR BOTTOM SURFACE METALLIZATION. 5. MIN. METAL GAP SHOULD BE 0.2MM. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. MECHANICA | | L OUTLINE | PRINT VERSION NOT TO SCALE | | |------------------------------------------------------------------|--|--------------|----------------------------|-------------| | COL PACKAGE (QFN-COL) 20 TERMINAL, 0.4 PITCH (3 X 3 X 0.6) | | DOCUMENT NO | ): 98ASA00021D | REV: 0 | | | | CASE NUMBER | : 2059-01 | 19 FEB 2009 | | | | STANDARD: NO | N JEDEC | | PAGE 3 OF 3 ### Table 11. | Revision number | Revision date | Description of changes | |-----------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | 12/2011 | <ul> <li>On Page 1, Under Features: Changed 3 mA shutdown current to 3 mA in scan stop mode current, changed 12 electrodes to 12 electrodes/capacitance sensing inputs in which 8 are multifunctional for LED driving and GPIO, added two new bullets: Integrated independent autocalibration for each electrode input and Autoconfiguration of charge current and charge time for each electrode input, Under Implementations: added three bullets</li> <li>Updated Table 1 Pin Descriptions, modified pin descriptions for Pins 4, 5, 7</li> <li>In Section 3, added Power Supply paragraph, modified remaining paragraphs</li> <li>In Table 2, changed ELEPROX to PROX_OOR, changed Register Names from: AFE Configuration and Filter Configuration to: Filter/Global CDC Configuration and Filter/Global CDT Configuration, added new register for Soft Reset Register</li> <li>Removed AN3889, AN3890, AN3891, AN3892, AN3893, AN3894, AN3895, and AN3944 documents</li> <li>Added Sections 5.0 through 6.4</li> </ul> | #### How to Reach Us: #### **Home Page:** www.freescale.com #### Web Support: http://www.freescale.com/support #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 010 5879 8000 support.asia@freescale.com ### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. © 2011 Freescale Semiconductor, Inc. All rights reserved. RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.